#### **Multiprocessor:**

• A set of processors connected by a communications network



Fig.1. Basic multiprocessor architecture

- A multiprocessor system is an interconnection of two or more CPU's with memory and input-output equipment.
- ➤ Multiprocessors system are classified as multiple instruction stream, multiple data stream systems(MIMD).
- There exists a distinction between multiprocessor and multicomputers that though both support concurrent operations.
- In multicomputers several autonomous computers are connected through a network and they may or may not communicate but in a multiprocessor system there is a single OS Control that provides interaction between processors and all the components of the system to cooperate in the solution of the problem. VLSI circuit technology has reduced the cost of the computers to such a low Level that the concept of applying multiple processors to meet system performance requirements has become an attractive design possibility.

### **Characteristics of Multiprocessors:**

#### Benefits of Multiprocessing:

1. Multiprocessing increases the reliability of the system so that a failure or error in one part has limited effect on the rest of the system. If a fault causes one processor to fail, a second processor can be assigned to perform the functions of the disabled one.

- 2. Improved System performance. System derives high performance from the fact that computations can proceed in parallel in one of the two ways:
- a) Multiple independent jobs can be made to operate in parallel.b) A single job can be partitioned into multiple parallel tasksThis can be achieved in two ways:
- The user explicitly declares that the tasks of the program be executed in parallel
- -The compiler provided with multiprocessor s/w that can automatically detect parallelism in program. Actually it checks for Data dependency

#### **COUPLING OF PROCESSORS**

Tightly Coupled System/Shared Memory

- Tasks and/or processors communicate in a highly synchronized fashion
- Communicates through a common global shared memory
- ➤ Shared memory system. This doesn't preclude each processor from having its own local memory(cache memory)

Loosely Coupled System/Distributed Memory

- > Tasks or processors do not communicate in a synchronized fashion.
- ➤ Communicates by message passing packets consisting of an address, the data content, and some error detection code.
- > Overhead for data exchange is high
- Distributed memory system

Loosely coupled systems are more efficient when the interaction between tasks is minimal, whereas tightly coupled system can tolerate a higher degree of interaction between tasks

Shared (Global) Memory

- -A Global Memory Space accessible by all processors
- Processors may also have some local memory

Distributed (Local, Message-Passing) Memory

- All memory units are associated with processors

- To retrieve information from another processor's memory a message must be sent there Uniform Memory
- All processors take the same time to reach all memory locations Non-uniform(NUMA)Memory
- Memory access is not uniform.

# **Interconnection Structures:**

The interconnection between the components of a multiprocessor System can have different physical configurations depending n the number of transfer paths that are available between the processors and memory in a shared memory system and among the processing elements in a loosely coupled system.

Some of the schemes are as:

- Time-Shared Common Bus
- Multiport Memory
- Crossbar Switch
- Multistage Switching Network
- Hypercube System

# **Time shared common Bus**

- ➤ All processors (and memory) are connected to a common bus or busses
- > Memory access is fairly uniform, but not very scalable
- ➤ A collection of signal lines that carry module-to-module communication
- > Data highways connecting several digital system elements
- > Operations of Bus





In the above figure we have number of local buses to its own local memory and to one or more processors. Each local bus may be connected to a CPU, an IOP, or any combinations of processors. A system bus controller links each local bus to a common system bus. The I/O devices connected to the local IOP, as well as the local memory, are available to the local processor. The memory connected to the common system bus is shared by all processors. If an IOP is connected directly to the system bus the I/O devices attached to it may be made available to all processors.

### Disadvantages:

- ➤ Only one processor can communicate with the memory or another processor at any given time
- As a consequence, the total overall transfer rate within the system is limited by the speed of the single path

### **Multiport Memory:**

Multiport Memory Module

- Each port serves a CPU

Memory Module Control Logic

- Each memory module has control logic
- ➤ Resolve memory module conflicts Fixed priority among CPUs

### Advantages:

The high transfer rate can be achieved because of the multiple paths

### Disadvantages:

It requires expensive memory control logic and a large number of cables and connections



Fig: Multiport memory

### **Crossbar switch:**

- Each switch point has control logic to set up the transfer path between a processor and a memory.
- ➤ It also resolves the multiple requests for access to the same memory on the predetermined priority basis.
- ➤ Though this organization supports simultaneous transfers from all memory modules because there is a separate path associated with each Module.
- ➤ The H/w required to implement the switch can become quite large and complex



Fig. 5.8 a) cross bar switch b) Block diagram of cross bar switch

### Advantage:

- Supports simultaneous transfers from all memory modules Disadvantage:
- The hardware required to implement the switch can become quite large and complex.

# **Multistage Switching Network:**

The basic component of a multi stage switching network is a two-input, two- output interchange switch.



Fig. 5.9 operation of 2X2 interconnection switch

Using the 2x2 switch as a building block, it is possible to build a multistage network to control the communication between a number of sources and destinations

To see how this is done, consider the binary tree shown in Fig. below

Certain request patterns cannot be satisfied simultaneously.

i.e., if P1 000~011, then P2 100~111



Fig 5.10 Binary tree with 2x2 switches



Fig. 5.11 8X8 Omega switching network

- Some request patterns cannot be connected simultaneously. i.e., any two sources cannot be connected simultaneously to destination 000 and 001
- In a tightly coupled multiprocessor system, the source is a processor and the destination is a memory module.
- Set up the path → transfer the address into memory → transfer the data
- In a loosely coupled multiprocessor system, both the source and destination are Processing elements

### **Hypercube System:**

The hypercube or binary n-cube multiprocessor structure is a loosely coupled system composed of N=2n processors interconnected in an n-dimensional binary cube

- Each processor forms a node of the cube, in effect it contains not only a CPU but also local memory and I/O interface.
- Each processor address differs from that of each of its n neighbors by exactly one bit position
- Fig. below shows the hypercube structure for n=1, 2, and 3.
- Routing messages through an n-cube structure may take from one to n links from a source node to a destination node
- A routing procedure can be developed by computing the exclusive-OR of the source node address with the destination node address.
- The message is then sent along any one of the axes that the resulting binary value will have 1 bits corresponding to the axes on which the two nodes differ
- A representative of the hypercube architecture is the Intel iPSC computer complex
- It consists of 128(n=7) microcomputers, each node consists of a CPU, a floating point processor, local memory, and serial communication interface units



Fig. 5.12 Hypercube structures for n=1,2,3